RTNETLINK answers: File exists synthesis -f "Project_impl1_lattice.synproj" synthesis: version Diamond (64-bit) 3.12.0.240.2 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Mon Jun 2 07:46:43 2025 Command Line: synthesis -f Project_impl1_lattice.synproj INFO - synthesis: Lattice Synthesis Engine Launched. Synthesis options: The -a option is MachXO2. The -s option is 4. The -t option is TQFP144. The -d option is LCMXO2-7000HC. Using package TQFP144. Using performance grade 4. ########################################################## ### Lattice Family : MachXO2 ### Device : LCMXO2-7000HC ### Package : TQFP144 ### Speed : 4 ########################################################## INFO - synthesis: User-Selected Strategy Settings Optimization goal = Balanced Top-level module name = top_level. Target frequency = 54.000000 MHz. Maximum fanout = 1000. Timing path count = 3 BRAM utilization = 100.000000 % DSP usage = true DSP utilization = 100.000000 % fsm_encoding_style = auto resolve_mixed_drivers = 0 fix_gated_clocks = 1 Mux style = Auto Use Carry Chain = true carry_chain_length = 0 Loop Limit = 1950. Use IO Insertion = TRUE Use IO Reg = AUTO Resource Sharing = TRUE Propagate Constants = TRUE Remove Duplicate Registers = TRUE force_gsr = auto ROM style = auto RAM style = auto The -comp option is FALSE. The -syn option is FALSE. -p /usr/local/diamond/3.12/ispfpga/xo2c00/data (searchpath added) -p /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/build (searchpath added) -p /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga (searchpath added) VHDL library = work VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/ACTUATOR_MASK_D.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/GOLDI_MODULE_CONFIG.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_DATA_TYPES.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_COMM_STANDARD.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_CROSSBAR_STANDARD.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_IO_STANDARD.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_T_DRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_R_DRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/GOLDI_SPI_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/BUS_ADAPTOR.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/SP_CONVERTER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_D_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_SDRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_SDRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_ENCODER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_S_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_DDRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_DECODER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_DDRIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_T_CONTROLLER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_R_CONTROLLER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_DIVER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/GPIO_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/PWM_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/LED_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_CONFIG_FIFO.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE_ENCODER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/StepperControl.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SPI.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/EMAGNET_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/HBRIDGE_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_TABLE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_UNIT.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/STREAM_FIFO.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/ROM16XN_FIFO.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_UNIT.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_TABLE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/HIGH_DEBOUNCE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/IO_CROSSBAR.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER_ARRAY.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER_ARRAY.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/LOW_DEBOUNCE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/EDGE_DETECTOR.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER_SMODULE.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/CLOCK_DIVIDER.vhd VHDL design file = /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER.vhd NGD file = Project_impl1.ngd -sdc option: SDC file input not used. -lpf option: Output file option is ON. -vh2008 Hardtimer checking is enabled (default). The -dt option is not used. The -r option is OFF. [ Remove LOC Properties is OFF. ] Technology check ok... Analyzing Verilog file /usr/local/diamond/3.12/ispfpga/userware/unix/SYNTHESIS_HEADERS/machxo2.v. VERI-1482 Compile design. Compile Design Begin INFO - synthesis: The default VHDL library search path is now "/builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/build". VHDL-1504 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_COMM_STANDARD.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_COMM_STANDARD.vhd(5): analyzing package goldi_comm_standard. VHDL-1014 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_COMM_STANDARD.vhd(197): analyzing package body goldi_comm_standard. VHDL-1013 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_IO_STANDARD.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_IO_STANDARD.vhd(5): analyzing package goldi_io_standard. VHDL-1014 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_DATA_TYPES.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_DATA_TYPES.vhd(5): analyzing package goldi_data_types. VHDL-1014 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/GOLDI_MODULE_CONFIG.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/GOLDI_MODULE_CONFIG.vhd(11): analyzing package goldi_module_config. VHDL-1014 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_UNIT.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_UNIT.vhd(32): analyzing entity register_unit. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_UNIT.vhd(53): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_TABLE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_TABLE.vhd(42): analyzing entity register_table. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_TABLE.vhd(64): analyzing architecture bh. VHDL-1010 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_TABLE.vhd(143): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/ACTUATOR_MASK_D.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/ACTUATOR_MASK_D.vhd(45): analyzing entity actuator_mask_d. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/ACTUATOR_MASK_D.vhd(69): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER.vhd(10): analyzing entity synchronizer. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER.vhd(23): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/SP_CONVERTER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/SP_CONVERTER.vhd(18): analyzing entity sp_converter. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/SP_CONVERTER.vhd(39): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/BUS_ADAPTOR.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/BUS_ADAPTOR.vhd(42): analyzing entity bus_adaptor. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/BUS_ADAPTOR.vhd(60): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/GOLDI_SPI_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/GOLDI_SPI_SMODULE.vhd(42): analyzing entity goldi_spi_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/goldi_spi/GOLDI_SPI_SMODULE.vhd(59): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER.vhd(15): analyzing entity tris_buffer. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER.vhd(30): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER_ARRAY.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER_ARRAY.vhd(10): analyzing entity tris_buffer_array. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/TRIS_BUFFER_ARRAY.vhd(28): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER.vhd(38): analyzing entity encoder. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER.vhd(56): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/GPIO_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/GPIO_SMODULE.vhd(25): analyzing entity gpio_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/GPIO_SMODULE.vhd(44): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/CLOCK_DIVIDER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/CLOCK_DIVIDER.vhd(5): analyzing entity clock_divider. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/CLOCK_DIVIDER.vhd(16): analyzing architecture bhv. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/ROM16XN_FIFO.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/ROM16XN_FIFO.vhd(32): analyzing entity rom16xn_fifo. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/ROM16XN_FIFO.vhd(52): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_T_DRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_T_DRIVER.vhd(43): analyzing entity spi_t_driver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_T_DRIVER.vhd(71): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/StepperControl.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/StepperControl.vhd(19): analyzing entity steppercontrol. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/StepperControl.vhd(35): analyzing architecture behavioral. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE.vhd(47): analyzing entity tmc2660_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE.vhd(80): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/HBRIDGE_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/HBRIDGE_SMODULE.vhd(38): analyzing entity hbridge_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/HBRIDGE_SMODULE.vhd(58): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/LED_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/LED_SMODULE.vhd(35): analyzing entity led_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/LED_SMODULE.vhd(54): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(21): analyzing entity top_level. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(41): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_CROSSBAR_STANDARD.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/libraries/GOLDI_CROSSBAR_STANDARD.vhd(6): analyzing package goldi_crossbar_standard. VHDL-1014 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_R_DRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_R_DRIVER.vhd(46): analyzing entity spi_r_driver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/spi/SPI_R_DRIVER.vhd(72): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/STREAM_FIFO.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/STREAM_FIFO.vhd(22): analyzing entity stream_fifo. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/STREAM_FIFO.vhd(42): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_ENCODER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_ENCODER.vhd(30): analyzing entity uart_std_encoder. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_ENCODER.vhd(52): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_DDRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_DDRIVER.vhd(31): analyzing entity uart_tx_ddriver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_DDRIVER.vhd(55): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_DDRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_DDRIVER.vhd(33): analyzing entity uart_rx_ddriver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_DDRIVER.vhd(57): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_DECODER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_DECODER.vhd(29): analyzing entity uart_std_decoder. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_STD_DECODER.vhd(53): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_D_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_D_SMODULE.vhd(59): analyzing entity uart_d_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_D_SMODULE.vhd(86): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_SDRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_SDRIVER.vhd(15): analyzing entity uart_tx_sdriver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_TX_SDRIVER.vhd(36): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_SDRIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_SDRIVER.vhd(17): analyzing entity uart_rx_sdriver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_RX_SDRIVER.vhd(38): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_S_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_S_SMODULE.vhd(42): analyzing entity uart_s_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/uart/UART_S_SMODULE.vhd(70): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_T_CONTROLLER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_T_CONTROLLER.vhd(16): analyzing entity i2c_t_controller. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_T_CONTROLLER.vhd(34): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_R_CONTROLLER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_R_CONTROLLER.vhd(14): analyzing entity i2c_r_controller. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_R_CONTROLLER.vhd(31): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_DIVER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_DIVER.vhd(34): analyzing entity i2c_c_driver. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_DIVER.vhd(60): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_UNIT.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_UNIT.vhd(33): analyzing entity register_t_unit. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_UNIT.vhd(57): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_SMODULE.vhd(46): analyzing entity i2c_c_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/comms/i2c/I2C_C_SMODULE.vhd(71): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/PWM_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/PWM_SMODULE.vhd(21): analyzing entity pwm_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/PWM_SMODULE.vhd(40): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_CONFIG_FIFO.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_CONFIG_FIFO.vhd(18): analyzing entity tmc2660_config_fifo. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_CONFIG_FIFO.vhd(34): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE_ENCODER.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE_ENCODER.vhd(8): analyzing entity tmc2660_smodule_encoder. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE_ENCODER.vhd(42): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SPI.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SPI.vhd(17): analyzing entity tmc2660_spi. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SPI.vhd(40): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/EMAGNET_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/EMAGNET_SMODULE.vhd(27): analyzing entity emagnet_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/EMAGNET_SMODULE.vhd(49): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_TABLE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_TABLE.vhd(38): analyzing entity register_t_table. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_TABLE.vhd(63): analyzing architecture bh. VHDL-1010 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/REGISTER_T_TABLE.vhd(143): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/HIGH_DEBOUNCE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/HIGH_DEBOUNCE.vhd(12): analyzing entity high_debounce. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/HIGH_DEBOUNCE.vhd(28): analyzing architecture bh. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/IO_CROSSBAR.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/IO_CROSSBAR.vhd(45): analyzing entity io_crossbar. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/IO_CROSSBAR.vhd(69): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER_ARRAY.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER_ARRAY.vhd(10): analyzing entity synchronizer_array. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/SYNCHRONIZER_ARRAY.vhd(24): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/LOW_DEBOUNCE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/LOW_DEBOUNCE.vhd(12): analyzing entity low_debounce. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/io_management/LOW_DEBOUNCE.vhd(28): analyzing architecture bh. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/EDGE_DETECTOR.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/EDGE_DETECTOR.vhd(13): analyzing entity edge_detector. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/EDGE_DETECTOR.vhd(26): analyzing architecture rtl. VHDL-1010 Analyzing VHDL file /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER_SMODULE.vhd. VHDL-1481 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER_SMODULE.vhd(20): analyzing entity encoder_smodule. VHDL-1012 INFO - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/dsp/ENCODER_SMODULE.vhd(39): analyzing architecture rtl. VHDL-1010 unit top_level is not yet analyzed. VHDL-1485 /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(21): executing TOP_LEVEL(RTL) WARNING - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(59): net external_io_o[14].enb does not have a driver. VDB-1002 WARNING - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(35): replacing existing netlist TOP_LEVEL(RTL). VHDL-1205 Top module name (VHDL): TOP_LEVEL Last elaborated design is TOP_LEVEL(RTL) Loading NGL library '/usr/local/diamond/3.12/ispfpga/xo2c00a/data/xo2alib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/xo2c00/data/xo2clib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/mg5g00/data/mg5glib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/or5g00/data/orc5glib.ngl'... Loading device for application map from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. Package Status: Final Version 1.39. Top-level module name = TOP_LEVEL. WARNING - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/actuation/TMC2660/TMC2660_SMODULE.vhd(83): net reg_data_in[0][7] does not have a driver. VDB-1002 WARNING - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/TOP_LEVEL.vhd(60): net external_io_o_safe[30].enb does not have a driver. VDB-1002 ######## Missing driver on net external_io_o[14].enb. Patching with GND. ######## Missing driver on net external_io_o[14].dat. Patching with GND. ######## Missing driver on net external_io_o[13].enb. Patching with GND. ######## Missing driver on net external_io_o[13].dat. Patching with GND. ######## Missing driver on net external_io_o[12].enb. Patching with GND. ######## Missing driver on net external_io_o[12].dat. Patching with GND. ######## Missing driver on net external_io_o[11].enb. Patching with GND. ######## Missing driver on net external_io_o[11].dat. Patching with GND. ######## Missing driver on net external_io_o[10].enb. Patching with GND. ######## Missing driver on net external_io_o[10].dat. Patching with GND. ######## Missing driver on net external_io_o[9].enb. Patching with GND. ######## Missing driver on net external_io_o[9].dat. Patching with GND. ######## Missing driver on net external_io_o_safe[30].enb. Patching with GND. ######## Missing driver on net \X_AXIS_MOTOR/reg_data_in[0][7]. Patching with GND. ######## Missing driver on net \X_AXIS_MOTOR/reg_data_in[0][6]. Patching with GND. ######## Missing driver on net \Z_AXIS_MOTOR/reg_data_in[0][7]. Patching with GND. ######## Missing driver on net \Z_AXIS_MOTOR/reg_data_in[0][6]. Patching with GND. INFO - synthesis: Extracted state machine for register '\X_AXIS_MOTOR/s_currentState' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00 -> 001 01 -> 010 10 -> 100 INFO - synthesis: Extracted state machine for register '\Z_AXIS_MOTOR/s_currentState' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00 -> 001 01 -> 010 10 -> 100 INFO - synthesis: Extracted state machine for register '\X_AXIS_MOTOR/CONFIGURATION_FIFO/data_bit_counter' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00000 -> 00000000000000000000000000000001 00001 -> 00000000000000000000000000000010 00010 -> 00000000000000000000000000000100 00011 -> 00000000000000000000000000001000 00100 -> 00000000000000000000000000010000 00101 -> 00000000000000000000000000100000 00110 -> 00000000000000000000000001000000 00111 -> 00000000000000000000000010000000 01000 -> 00000000000000000000000100000000 01001 -> 00000000000000000000001000000000 01010 -> 00000000000000000000010000000000 01011 -> 00000000000000000000100000000000 01100 -> 00000000000000000001000000000000 01101 -> 00000000000000000010000000000000 01110 -> 00000000000000000100000000000000 01111 -> 00000000000000001000000000000000 10000 -> 00000000000000010000000000000000 10001 -> 00000000000000100000000000000000 10010 -> 00000000000001000000000000000000 10011 -> 00000000000010000000000000000000 10100 -> 00000000000100000000000000000000 10101 -> 00000000001000000000000000000000 10110 -> 00000000010000000000000000000000 10111 -> 00000000100000000000000000000000 11000 -> 00000001000000000000000000000000 11001 -> 00000010000000000000000000000000 11010 -> 00000100000000000000000000000000 11011 -> 00001000000000000000000000000000 11100 -> 00010000000000000000000000000000 11101 -> 00100000000000000000000000000000 11110 -> 01000000000000000000000000000000 11111 -> 10000000000000000000000000000000 INFO - synthesis: Extracted state machine for register '\SPI_BUS_COMMUNICATION/BUS_INTERFACE/ps_mbus' with one-hot encoding original encoding -> new encoding (one-hot encoding) 000 -> 00001 001 -> 00010 010 -> 00100 011 -> 01000 100 -> 10000 INFO - synthesis: Extracted state machine for register '\X_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00 -> 0001 01 -> 0010 10 -> 0100 11 -> 1000 INFO - synthesis: Extracted state machine for register '\X_AXIS_MOTOR/SPI_INTERFACE/ps_spi' with one-hot encoding original encoding -> new encoding (one-hot encoding) 000 -> 00001 001 -> 00010 010 -> 00100 011 -> 01000 100 -> 10000 INFO - synthesis: Extracted state machine for register '\Z_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00 -> 0001 01 -> 0010 10 -> 0100 11 -> 1000 INFO - synthesis: Extracted state machine for register '\Z_AXIS_MOTOR/CONFIGURATION_FIFO/data_bit_counter' with one-hot encoding original encoding -> new encoding (one-hot encoding) 00000 -> 00000000000000000000000000000001 00001 -> 00000000000000000000000000000010 00010 -> 00000000000000000000000000000100 00011 -> 00000000000000000000000000001000 00100 -> 00000000000000000000000000010000 00101 -> 00000000000000000000000000100000 00110 -> 00000000000000000000000001000000 00111 -> 00000000000000000000000010000000 01000 -> 00000000000000000000000100000000 01001 -> 00000000000000000000001000000000 01010 -> 00000000000000000000010000000000 01011 -> 00000000000000000000100000000000 01100 -> 00000000000000000001000000000000 01101 -> 00000000000000000010000000000000 01110 -> 00000000000000000100000000000000 01111 -> 00000000000000001000000000000000 10000 -> 00000000000000010000000000000000 10001 -> 00000000000000100000000000000000 10010 -> 00000000000001000000000000000000 10011 -> 00000000000010000000000000000000 10100 -> 00000000000100000000000000000000 10101 -> 00000000001000000000000000000000 10110 -> 00000000010000000000000000000000 10111 -> 00000000100000000000000000000000 11000 -> 00000001000000000000000000000000 11001 -> 00000010000000000000000000000000 11010 -> 00000100000000000000000000000000 11011 -> 00001000000000000000000000000000 11100 -> 00010000000000000000000000000000 11101 -> 00100000000000000000000000000000 11110 -> 01000000000000000000000000000000 11111 -> 10000000000000000000000000000000 INFO - synthesis: Extracted state machine for register '\Z_AXIS_MOTOR/SPI_INTERFACE/ps_spi' with one-hot encoding original encoding -> new encoding (one-hot encoding) 000 -> 00001 001 -> 00010 010 -> 00100 011 -> 01000 100 -> 10000 WARNING - synthesis: Bit 0 of Register \SENSOR_REGISTER/sys_bus_o.dat is stuck at Zero WARNING - synthesis: Bit 0 of Register \X_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat is stuck at Zero WARNING - synthesis: Bit 1 of Register \X_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat is stuck at Zero WARNING - synthesis: Bit 0 of Register \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat is stuck at Zero WARNING - synthesis: Bit 1 of Register \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat is stuck at Zero Removed duplicate sequential element \Z_AXIS_MOTOR/MEMORY/REGISTERS[6].REG/p_data_out(8 bit), because it is equivalent to \POWER_RED/MEMORY/p_data_out Removed duplicate sequential element \Z_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out(8 bit), because it is equivalent to \POWER_GREEN/MEMORY/p_data_out Removed duplicate sequential element \Z_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/p_data_out(8 bit), because it is equivalent to \ENVIRONMENT_RED/MEMORY/p_data_out Removed duplicate sequential element \Y_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/p_data_out(8 bit), because it is equivalent to \X_AXIS_MOTOR/MEMORY/REGISTERS[6].REG/p_data_out Removed duplicate sequential element \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/p_data_out(8 bit), because it is equivalent to \X_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/p_data_out Removed duplicate sequential element \Y_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat(8 bit), because it is equivalent to \X_AXIS_MOTOR/MEMORY/REGISTERS[6].REG/sys_bus_o.dat Removed duplicate sequential element \POWER_RED/MEMORY/sys_bus_o.dat(8 bit), because it is equivalent to \Z_AXIS_MOTOR/MEMORY/REGISTERS[6].REG/sys_bus_o.dat Removed duplicate sequential element \POWER_GREEN/MEMORY/sys_bus_o.dat(8 bit), because it is equivalent to \Z_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat Removed duplicate sequential element \ENVIRONMENT_RED/MEMORY/sys_bus_o.dat(8 bit), because it is equivalent to \Z_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/sys_bus_o.dat WARNING - synthesis: Skipping pad insertion on IO_DATA[40] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[39] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[38] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[37] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[36] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[35] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[34] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[33] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[32] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[31] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[30] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[29] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[28] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[27] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[26] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[25] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[24] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[23] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[22] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[21] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[20] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[19] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[18] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[17] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[16] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[15] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[14] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[13] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[12] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[11] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[10] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[9] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[8] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[7] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[6] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[5] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[4] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[3] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[2] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[1] due to black_box_pad_pin attribute. WARNING - synthesis: Skipping pad insertion on IO_DATA[0] due to black_box_pad_pin attribute. WARNING - synthesis: /builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/src/common/memory/ROM16XN_FIFO.vhd(235): Register \X_AXIS_MOTOR/CONFIGURATION_FIFO/data_bit_counter_FSM_i24 is stuck at Zero. VDB-5013 Optimized async. reset : rst on data cone feeding flop : \X_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i1 \X_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i3 \X_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i4 Optimized async. reset : rst on data cone feeding flop : \Z_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i1 \Z_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i3 \Z_AXIS_MOTOR/CONFIGURATION_FIFO/ps_fifo_FSM_i4 Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/sys_bus_o.dat__i0 is a one-to-one match with \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat__i1. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/sys_bus_o.dat__i1 is a one-to-one match with \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat__i2. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[8].REG/sys_bus_o.dat__i2 is a one-to-one match with \Z_AXIS_MOTOR/MEMORY/REGISTERS[0].REG/sys_bus_o.dat__i3. GSR instance connected to net n6017. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i0 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i0. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i1 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i1. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i2 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i2. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i3 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i3. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i4 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i4. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i5 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i5. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/p_data_out_i6 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/p_data_out_i0_i6. Duplicate register/latch removal. \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i0 is a one-to-one match with \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i0. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i1 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i1. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i2 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i2. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i3 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i3. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i4 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i4. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i5 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i5. Duplicate register/latch removal. \X_AXIS_MOTOR/MEMORY/REGISTERS[7].REG/sys_bus_o.dat__i6 is a one-to-one match with \Y_AXIS_MOTOR/MEMORY/REGISTERS[1].REG/sys_bus_o.dat__i6. Applying 54.000000 MHz constraint to all clocks WARNING - synthesis: No user .sdc file. Results of NGD DRC are available in TOP_LEVEL_drc.log. Loading NGL library '/usr/local/diamond/3.12/ispfpga/xo2c00a/data/xo2alib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/xo2c00/data/xo2clib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/mg5g00/data/mg5glib.ngl'... Loading NGL library '/usr/local/diamond/3.12/ispfpga/or5g00/data/orc5glib.ngl'... Running DRC... WARNING - synthesis: logical net 'port_in_async_11_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_14_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_15_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_16_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_18_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_19_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_20_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_21_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_22_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_23_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_24_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_25_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_26_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_27_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_28_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_30_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_31_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_32_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_33_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_34_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_35_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_36_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_37_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_38_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_39_.dat' has no load. WARNING - synthesis: logical net 'port_in_async_40_.dat' has no load. WARNING - synthesis: DRC complete with 26 warnings. Design Results: 2385 blocks expanded completed the first expansion All blocks are expanded and NGD expansion is successful. Writing NGD file Project_impl1.ngd. ################### Begin Area Report (TOP_LEVEL)###################### Number of register bits => 1113 of 7209 (15 % ) BB => 41 CCU2D => 285 FD1P3AX => 284 FD1P3AY => 5 FD1P3DX => 32 FD1P3IX => 205 FD1P3JX => 1 FD1S3AX => 81 FD1S3AY => 11 FD1S3DX => 6 FD1S3IX => 480 FD1S3JX => 8 GSR => 1 IB => 5 L6MUX21 => 4 LUT4 => 884 MUX21 => 1 OB => 1 PFUMX => 31 ROM16X1A => 16 ################### End Area Report ################## ################### Begin BlackBox Report ###################### TSALL => 1 ################### End BlackBox Report ################## ################### Begin Clock Report ###################### Clock Nets Number of Clocks: 1 Net : ClockFPGA_c, loads : 1113 Clock Enable Nets Number of Clock Enables: 127 Top 10 highest fanout Clock Enables: Net : Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_191, loads : 23 Net : X_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_275, loads : 23 Net : Z_AXIS_MOTOR/StepperControl/ClockFPGA_c_enable_200, loads : 17 Net : X_AXIS_MOTOR/StepperControl/ClockFPGA_c_enable_91, loads : 17 Net : SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_252, loads : 17 Net : X_ENCODER/ClockFPGA_c_enable_290, loads : 16 Net : Z_ENCODER/ClockFPGA_c_enable_232, loads : 16 Net : SPI_BUS_COMMUNICATION/BUS_INTERFACE/ClockFPGA_c_enable_306, loads : 10 Net : X_AXIS_MOTOR/MEMORY/REGISTERS_3..REG/p_data_out_7__N_1524, loads : 8 Net : ENVIRONMENT_GREEN/blink_counter_enb, loads : 8 Highest fanout non-clock nets Top 10 highest fanout non-clock nets: Net : SPI_BUS_COMMUNICATION/BUS_INTERFACE/master_bus_o.we, loads : 57 Net : X_AXIS_MOTOR/n7049, loads : 45 Net : Z_AXIS_MOTOR/n7057, loads : 45 Net : Z_AXIS_MOTOR/CONFIGURATION_FIFO/n12268, loads : 31 Net : X_AXIS_MOTOR/CONFIGURATION_FIFO/n12267, loads : 31 Net : X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982, loads : 31 Net : Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982, loads : 31 Net : X_AXIS_MOTOR/SPI_INTERFACE/p_tdword_tready_N_1213, loads : 30 Net : X_AXIS_MOTOR/StepperControl/p_step_N_1339_24, loads : 30 Net : X_AXIS_MOTOR/StepperControl/p_step_N_1338, loads : 30 ################### End Clock Report ################## Timing Report Summary -------------- -------------------------------------------------------------------------------- Constraint | Constraint| Actual|Levels -------------------------------------------------------------------------------- | | | create_clock -period 18.518519 -name | | | clk0 [get_nets ClockFPGA_c] | 54.001 MHz| 41.618 MHz| 21 * | | | -------------------------------------------------------------------------------- 1 constraints not met. Peak Memory Usage: 256.195 MB -------------------------------------------------------------- Elapsed CPU time for LSE flow : 5.312 secs -------------------------------------------------------------- Nothing is executed for the "Translate" process map -a "MachXO2" -p LCMXO2-7000HC -t TQFP144 -s 4 -oc Commercial "Project_impl1.ngd" -o "Project_impl1_map.ncd" -pr "Project_impl1.prf" -mp "Project_impl1.mrp" -lpf "/builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/build/Project_impl1.lpf" -lpf "/builds/FakIA/fachgebiet-iks/goldi/goldi2/goldi2/hardware/boards/warehouse_v2/fpga/constraints.lpf" -c 0 map: version Diamond (64-bit) 3.12.0.240.2 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Process the file: Project_impl1.ngd Picdevice="LCMXO2-7000HC" Pictype="TQFP144" Picspeed=4 Remove unused logic Do not produce over sized NCDs. Part used: LCMXO2-7000HCTQFP144, Performance used: 4. Loading device for application map from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. Package Status: Final Version 1.39. Running general design DRC... Removing unused logic... Optimizing... Design Summary: Number of registers: 1113 out of 7209 (15%) PFU registers: 1113 out of 6864 (16%) PIO registers: 0 out of 345 (0%) Number of SLICEs: 740 out of 3432 (22%) SLICEs as Logic/ROM: 740 out of 3432 (22%) SLICEs as RAM: 0 out of 2574 (0%) SLICEs as Carry: 285 out of 3432 (8%) Number of LUT4s: 1467 out of 6864 (21%) Number used as logic LUTs: 897 Number used as distributed RAM: 0 Number used as ripple logic: 570 Number used as shift registers: 0 Number of PIO sites used: 47 + 4(JTAG) out of 115 (44%) Number of block RAMs: 0 out of 26 (0%) Number of GSRs: 1 out of 1 (100%) EFB used : No JTAG used : No Readback used : No Oscillator used : No Startup used : No POR : On Bandgap : On Number of Power Controller: 0 out of 1 (0%) Number of Dynamic Bank Controller (BCINRD): 0 out of 6 (0%) Number of Dynamic Bank Controller (BCLVDSO): 0 out of 1 (0%) Number of DCCA: 0 out of 8 (0%) Number of DCMA: 0 out of 2 (0%) Number of PLLs: 0 out of 2 (0%) Number of DQSDLLs: 0 out of 2 (0%) Number of CLKDIVC: 0 out of 4 (0%) Number of ECLKSYNCA: 0 out of 4 (0%) Number of ECLKBRIDGECS: 0 out of 2 (0%) Notes:- 1. Total number of LUT4s = (Number of logic LUT4s) + 2*(Number of distributed RAMs) + 2*(Number of ripple logic) 2. Number of logic LUT4s does not include count of distributed RAM and ripple logic. Number of clocks: 1 Net ClockFPGA_c: 647 loads, 647 rising, 0 falling (Driver: PIO ClockFPGA ) Number of Clock Enables: 127 Net GPIO_MANAGEMENT/MEMORY/ClockFPGA_c_enable_165: 4 loads, 4 LSLICEs Net GPIO_MANAGEMENT/MEMORY/ClockFPGA_c_enable_297: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/p_data_out_7__N_698: 4 loads, 4 LSLICEs Net p_data_out_7__N_665: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/p_data_out_7__N_632: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/p_data_out_7__N_599: 4 loads, 4 LSLICEs Net p_data_out_7__N_566: 4 loads, 4 LSLICEs Net p_data_out_7__N_1689: 4 loads, 4 LSLICEs Net p_data_out_7__N_1425: 2 loads, 2 LSLICEs Net PROTECTION_MASK/MEMORY/p_data_out_7__N_434: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/p_data_out_7__N_533: 4 loads, 4 LSLICEs Net p_data_out_7__N_500: 4 loads, 4 LSLICEs Net p_data_out_7__N_467: 4 loads, 4 LSLICEs Net ClockFPGA_c_enable_169: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_74: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_235: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_234: 1 loads, 1 LSLICEs Net ENVIRONMENT_GREEN/blink_counter_enb: 4 loads, 4 LSLICEs Net p_data_out_7__N_2573: 4 loads, 4 LSLICEs Net Z_ENCODER/ClockFPGA_c_enable_232: 9 loads, 9 LSLICEs Net ENVIRONMENT_RED/blink_counter_enb: 4 loads, 4 LSLICEs Net p_data_out_7__N_2162: 4 loads, 4 LSLICEs Net ENVIRONMENT_WHITE/blink_counter_enb: 4 loads, 4 LSLICEs Net p_data_out_7__N_2471: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/reg_data_out_0_5: 1 loads, 1 LSLICEs Net reg_data_in_8_5: 1 loads, 1 LSLICEs Net X_AXIS_MOTOR/ClockFPGA_c_enable_75: 1 loads, 1 LSLICEs Net X_AXIS_MOTOR/StepperControl/ClockFPGA_c_enable_91: 9 loads, 9 LSLICEs Net X_AXIS_MOTOR/ClockFPGA_c_enable_122: 13 loads, 13 LSLICEs Net X_AXIS_MOTOR/SPI_INTERFACE/ClockFPGA_c_enable_67: 2 loads, 2 LSLICEs Net p_data_out_7__N_1656: 5 loads, 5 LSLICEs Net p_data_out_7__N_1623: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/p_data_out_7__N_1590: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/p_data_out_7__N_1557: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/REGISTERS_3..REG/p_data_out_7__N_1524: 4 loads, 4 LSLICEs Net ClockFPGA_c_enable_55: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_210: 3 loads, 3 LSLICEs Net X_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_70: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_123: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_124: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_125: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_126: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_127: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_128: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_129: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_130: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_131: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_132: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_133: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_134: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_135: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_136: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_137: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_138: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_139: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_140: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_141: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_142: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_143: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_144: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_145: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_151: 2 loads, 2 LSLICEs Net X_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_275: 12 loads, 12 LSLICEs Net Y_AXIS_MOTOR/ClockFPGA_c_enable_62: 1 loads, 1 LSLICEs Net Y_AXIS_MOTOR/ClockFPGA_c_enable_225: 4 loads, 4 LSLICEs Net SPI_BUS_COMMUNICATION/ClockFPGA_c_enable_158: 4 loads, 4 LSLICEs Net SPI_BUS_COMMUNICATION/ClockFPGA_c_enable_193: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/ClockFPGA_c_enable_72: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/ClockFPGA_c_enable_205: 3 loads, 3 LSLICEs Net SPI_BUS_COMMUNICATION/DATA_SP_CONVERTER/ClockFPGA_c_enable_236: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/DATA_SP_CONVERTER/ClockFPGA_c_enable_68: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/DATA_SP_CONVERTER/ClockFPGA_c_enable_194: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/DATA_SP_CONVERTER/ClockFPGA_c_enable_167: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_2: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_3: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_4: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_5: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_6: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_14: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_17: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_22: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_252: 3 loads, 3 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_206: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_207: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_201: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/ClockFPGA_c_enable_202: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/BUS_INTERFACE/ClockFPGA_c_enable_306: 5 loads, 5 LSLICEs Net POWER_GREEN/blink_counter_enb: 4 loads, 4 LSLICEs Net p_data_out_7__N_2129: 4 loads, 4 LSLICEs Net p_data_out_7__N_2063: 4 loads, 4 LSLICEs Net p_data_out_7__N_2030: 4 loads, 4 LSLICEs Net p_data_out_7__N_2096: 4 loads, 4 LSLICEs Net p_data_out_7__N_1997: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/ClockFPGA_c_enable_9: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/StepperControl/ClockFPGA_c_enable_200: 9 loads, 9 LSLICEs Net Z_AXIS_MOTOR/ClockFPGA_c_enable_248: 13 loads, 13 LSLICEs Net ClockFPGA_c_enable_48: 2 loads, 2 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_13: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_15: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_18: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_20: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_21: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_25: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_26: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_148: 3 loads, 3 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_28: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_29: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_30: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_32: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_33: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_34: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_35: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_36: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_37: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_38: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_39: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_40: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_41: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_42: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_43: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_44: 1 loads, 1 LSLICEs Net ClockFPGA_c_enable_54: 2 loads, 2 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_57: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_59: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/ClockFPGA_c_enable_191: 12 loads, 12 LSLICEs Net POWER_RED/blink_counter_enb: 4 loads, 4 LSLICEs Net X_ENCODER/ClockFPGA_c_enable_290: 9 loads, 9 LSLICEs Number of LSRs: 70 Net bus_o_vector_8_.dat_0_adj_3010: 1 loads, 1 LSLICEs Net s_pwm_counter_24__N_1334: 13 loads, 13 LSLICEs Net s_pwm_counter_24__N_1334_adj_3075: 13 loads, 13 LSLICEs Net sys_bus_o.dat_7__N_795: 5 loads, 5 LSLICEs Net PROTECTION_MASK/MEMORY/n6039: 4 loads, 4 LSLICEs Net n6038: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/n6037: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/n6036: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/n6059: 4 loads, 4 LSLICEs Net n6060: 3 loads, 3 LSLICEs Net n6049: 6 loads, 6 LSLICEs Net n6035: 4 loads, 4 LSLICEs Net PROTECTION_MASK/MEMORY/n6034: 4 loads, 4 LSLICEs Net n6033: 4 loads, 4 LSLICEs Net n6032: 4 loads, 4 LSLICEs Net bus_o_vector_8_.dat_2_adj_3008: 1 loads, 1 LSLICEs Net n11578: 13 loads, 13 LSLICEs Net s_enc_x_counter_15__N_121: 11 loads, 11 LSLICEs Net s_enc_z_counter_15__N_122: 11 loads, 11 LSLICEs Net ENVIRONMENT_GREEN/led_counter_21__N_2535: 12 loads, 12 LSLICEs Net n6031: 4 loads, 4 LSLICEs Net ENVIRONMENT_RED/led_counter_21__N_2364: 12 loads, 12 LSLICEs Net ENVIRONMENT_WHITE/led_counter_21__N_2433: 12 loads, 12 LSLICEs Net n6028: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/StepperControl/n6085: 9 loads, 9 LSLICEs Net X_AXIS_MOTOR/StepperControl/n6050: 9 loads, 9 LSLICEs Net X_AXIS_MOTOR/p_tdword_tready_N_1213: 1 loads, 1 LSLICEs Net X_AXIS_MOTOR/SPI_INTERFACE/n11538: 3 loads, 3 LSLICEs Net X_AXIS_MOTOR/n6024: 1 loads, 1 LSLICEs Net X_AXIS_MOTOR/SPI_INTERFACE/n2346: 3 loads, 3 LSLICEs Net X_AXIS_MOTOR/SPI_INTERFACE/miso_buffer_i_23__N_1189: 1 loads, 1 LSLICEs Net X_AXIS_MOTOR/SPI_INTERFACE/n3604: 4 loads, 4 LSLICEs Net n6048: 5 loads, 5 LSLICEs Net X_AXIS_MOTOR/MEMORY/n6047: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/n6046: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/n6044: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/MEMORY/REGISTERS_3..REG/n6043: 4 loads, 4 LSLICEs Net n6041: 4 loads, 4 LSLICEs Net n6040: 4 loads, 4 LSLICEs Net X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982: 18 loads, 18 LSLICEs Net X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981: 24 loads, 24 LSLICEs Net X_AXIS_MOTOR/CONFIGURATION_FIFO/n2333: 4 loads, 4 LSLICEs Net Y_AXIS_MOTOR/n2232: 5 loads, 5 LSLICEs Net Y_AXIS_MOTOR/n2229: 3 loads, 3 LSLICEs Net SPI_BUS_COMMUNICATION/n11567: 16 loads, 16 LSLICEs Net SPI_BUS_COMMUNICATION/p_master_bus_o.adr_9__N_285: 10 loads, 10 LSLICEs Net SPI_BUS_COMMUNICATION/n4836: 1 loads, 1 LSLICEs Net SPI_BUS_COMMUNICATION/CONFIGURATION_SP_CONVERTER/n4829: 1 loads, 1 LSLICEs Net POWER_GREEN/led_counter_21__N_2295: 12 loads, 12 LSLICEs Net n6055: 4 loads, 4 LSLICEs Net n6054: 4 loads, 4 LSLICEs Net n6056: 4 loads, 4 LSLICEs Net n6053: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/StepperControl/n6029: 9 loads, 9 LSLICEs Net Z_AXIS_MOTOR/StepperControl/n6099: 9 loads, 9 LSLICEs Net Z_AXIS_MOTOR/n6026: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/p_tdword_tready_N_1213: 1 loads, 1 LSLICEs Net miso_buffer_i_23__N_1189: 1 loads, 1 LSLICEs Net Z_AXIS_MOTOR/SPI_INTERFACE/n2370: 3 loads, 3 LSLICEs Net Z_AXIS_MOTOR/SPI_INTERFACE/n11537: 3 loads, 3 LSLICEs Net Z_AXIS_MOTOR/SPI_INTERFACE/n3602: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/MEMORY/n6058: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/MEMORY/n6057: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/MEMORY/REGISTERS_2..REG/n6052: 4 loads, 4 LSLICEs Net n6019: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/MEMORY/n6051: 4 loads, 4 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981: 24 loads, 24 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982: 18 loads, 18 LSLICEs Net Z_AXIS_MOTOR/CONFIGURATION_FIFO/n2357: 4 loads, 4 LSLICEs Net POWER_RED/led_counter_21__N_2226: 12 loads, 12 LSLICEs Number of nets driven by tri-state buffers: 0 Top 10 highest fanout non-clock nets: Net master_bus_o.we: 59 loads Net X_AXIS_MOTOR/n7049: 45 loads Net Z_AXIS_MOTOR/n7057: 45 loads Net n12267: 33 loads Net n12268: 33 loads Net n12265: 31 loads Net n12266: 31 loads Net X_AXIS_MOTOR/p_tdword_tready_N_1213: 31 loads Net Z_AXIS_MOTOR/p_tdword_tready_N_1213: 31 loads Net X_AXIS_MOTOR/StepperControl/p_step_N_1338: 30 loads Number of warnings: 0 Number of errors: 0 Total CPU Time: 1 secs Total REAL Time: 2 secs Peak Memory Usage: 195 MB Dumping design to file Project_impl1_map.ncd. ncd2vdb "Project_impl1_map.ncd" ".vdbs/Project_impl1_map.vdb" Loading device for application ncd2vdb from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. mpartrce -p "Project_impl1.p2t" -f "Project_impl1.p3t" -tf "Project_impl1.pt" "Project_impl1_map.ncd" "Project_impl1.ncd" ---- MParTrce Tool ---- Removing old design directory at request of -rem command line option to this program. Running par. Please wait . . . Lattice Place and Route Report for Design "Project_impl1_map.ncd" Mon Jun 2 07:46:57 2025 PAR: Place And Route Diamond (64-bit) 3.12.0.240.2. Command Line: par -w -l 5 -i 6 -t 1 -c 0 -e 0 -exp parUseNBR=1:parCDP=0:parCDR=0:parPathBased=OFF:parASE=1 Project_impl1_map.ncd Project_impl1.dir/5_1.ncd Project_impl1.prf Preference file: Project_impl1.prf. Placement level-cost: 5-1. Routing Iterations: 6 Loading design for application par from file Project_impl1_map.ncd. Design name: TOP_LEVEL NCD version: 3.3 Vendor: LATTICE Device: LCMXO2-7000HC Package: TQFP144 Performance: 4 Loading device for application par from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. Package Status: Final Version 1.39. Performance Hardware Data Status: Final Version 34.4. License checked out. Ignore Preference Error(s): True Device utilization summary: PIO (prelim) 47+4(JTAG)/336 15% used 47+4(JTAG)/115 44% bonded SLICE 740/3432 21% used GSR 1/1 100% used Number of Signals: 2616 Number of Connections: 6827 Pin Constraint Summary: 47 out of 47 pins locked (100% locked). The following 1 signal is selected to use the primary clock routing resources: ClockFPGA_c (driver: ClockFPGA, clk load #: 647) The following 8 signals are selected to use the secondary clock routing resources: X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981 (driver: X_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_816, clk load #: 0, sr load #: 24, ce load #: 0) Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981 (driver: Z_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_512, clk load #: 0, sr load #: 24, ce load #: 0) X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982 (driver: SLICE_416, clk load #: 0, sr load #: 18, ce load #: 0) Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982 (driver: Z_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_514, clk load #: 0, sr load #: 18, ce load #: 0) SPI_BUS_COMMUNICATION/n11567 (driver: SLICE_411, clk load #: 0, sr load #: 16, ce load #: 0) s_pwm_counter_24__N_1334 (driver: X_AXIS_MOTOR/SLICE_950, clk load #: 0, sr load #: 13, ce load #: 0) s_pwm_counter_24__N_1334_adj_3075 (driver: Z_AXIS_MOTOR/SLICE_980, clk load #: 0, sr load #: 13, ce load #: 0) n11578 (driver: SLICE_930, clk load #: 0, sr load #: 13, ce load #: 0) Signal rst is selected as Global Set/Reset. Starting Placer Phase 0. ........... Finished Placer Phase 0. REAL time: 8 secs Starting Placer Phase 1. ...................... Placer score = 468914. Finished Placer Phase 1. REAL time: 19 secs Starting Placer Phase 2. . Placer score = 460868 Finished Placer Phase 2. REAL time: 20 secs ------------------ Clock Report ------------------ Global Clock Resources: CLK_PIN : 1 out of 8 (12%) PLL : 0 out of 2 (0%) DCM : 0 out of 2 (0%) DCC : 0 out of 8 (0%) Global Clocks: PRIMARY "ClockFPGA_c" from comp "ClockFPGA" on CLK_PIN site "128 (PT18A)", clk load = 647 SECONDARY "X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981" from F1 on comp "X_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_816" on site "R14C18D", clk load = 0, ce load = 0, sr load = 24 SECONDARY "Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_981" from F1 on comp "Z_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_512" on site "R14C18B", clk load = 0, ce load = 0, sr load = 24 SECONDARY "X_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982" from Q0 on comp "SLICE_416" on site "R21C20C", clk load = 0, ce load = 0, sr load = 18 SECONDARY "Z_AXIS_MOTOR/CONFIGURATION_FIFO/p_cword_tdata_23__N_982" from Q0 on comp "Z_AXIS_MOTOR/CONFIGURATION_FIFO/SLICE_514" on site "R14C18A", clk load = 0, ce load = 0, sr load = 18 SECONDARY "SPI_BUS_COMMUNICATION/n11567" from F1 on comp "SLICE_411" on site "R21C20D", clk load = 0, ce load = 0, sr load = 16 SECONDARY "s_pwm_counter_24__N_1334" from F1 on comp "X_AXIS_MOTOR/SLICE_950" on site "R14C20B", clk load = 0, ce load = 0, sr load = 13 SECONDARY "s_pwm_counter_24__N_1334_adj_3075" from F0 on comp "Z_AXIS_MOTOR/SLICE_980" on site "R21C20A", clk load = 0, ce load = 0, sr load = 13 SECONDARY "n11578" from F1 on comp "SLICE_930" on site "R14C20D", clk load = 0, ce load = 0, sr load = 13 PRIMARY : 1 out of 8 (12%) SECONDARY: 8 out of 8 (100%) Edge Clocks: No edge clock selected. --------------- End of Clock Report --------------- I/O Usage Summary (final): 47 + 4(JTAG) out of 336 (15.2%) PIO sites used. 47 + 4(JTAG) out of 115 (44.3%) bonded PIO sites used. Number of PIO comps: 47; differential: 0. Number of Vref pins used: 0. I/O Bank Usage Summary: +----------+----------------+------------+-----------+ | I/O Bank | Usage | Bank Vccio | Bank Vref | +----------+----------------+------------+-----------+ | 0 | 10 / 28 ( 35%) | 3.3V | - | | 1 | 28 / 29 ( 96%) | 3.3V | - | | 2 | 1 / 29 ( 3%) | 3.3V | - | | 3 | 3 / 9 ( 33%) | 3.3V | - | | 4 | 2 / 10 ( 20%) | 3.3V | - | | 5 | 3 / 10 ( 30%) | 3.3V | - | +----------+----------------+------------+-----------+ Total placer CPU time: 9 secs Dumping design to file Project_impl1.dir/5_1.ncd. 0 connections routed; 6827 unrouted. Starting router resource preassignment Completed router resource preassignment. Real time: 26 secs Start NBR router at Mon Jun 02 07:47:23 UTC 2025 ***************************************************************** Info: NBR allows conflicts(one node used by more than one signal) in the earlier iterations. In each iteration, it tries to solve the conflicts while keeping the critical connections routed as short as possible. The routing process is said to be completed when no conflicts exist and all connections are routed. Note: NBR uses a different method to calculate timing slacks. The worst slack and total negative slack may not be the same as that in TRCE report. You should always run TRCE to verify your design. ***************************************************************** Start NBR special constraint process at Mon Jun 02 07:47:23 UTC 2025 Start NBR section for initial routing at Mon Jun 02 07:47:24 UTC 2025 Level 1, iteration 1 107(0.03%) conflicts; 5008(73.36%) untouched conns; 36347 (nbr) score; Estimated worst slack/total negative slack: -0.476ns/-36.347ns; real time: 29 secs Level 2, iteration 1 51(0.01%) conflicts; 4931(72.23%) untouched conns; 65620 (nbr) score; Estimated worst slack/total negative slack: -0.656ns/-65.621ns; real time: 30 secs Level 3, iteration 1 26(0.01%) conflicts; 4723(69.18%) untouched conns; 75842 (nbr) score; Estimated worst slack/total negative slack: -0.741ns/-75.842ns; real time: 31 secs Level 4, iteration 1 316(0.08%) conflicts; 0(0.00%) untouched conn; 78467 (nbr) score; Estimated worst slack/total negative slack: -0.754ns/-78.468ns; real time: 34 secs Info: Initial congestion level at 75% usage is 1 Info: Initial congestion area at 75% usage is 22 (2.20%) Start NBR section for normal routing at Mon Jun 02 07:47:31 UTC 2025 Level 1, iteration 1 32(0.01%) conflicts; 386(5.65%) untouched conns; 57105 (nbr) score; Estimated worst slack/total negative slack: -0.586ns/-57.106ns; real time: 34 secs Level 2, iteration 1 29(0.01%) conflicts; 393(5.76%) untouched conns; 61512 (nbr) score; Estimated worst slack/total negative slack: -0.665ns/-61.513ns; real time: 35 secs Level 3, iteration 1 24(0.01%) conflicts; 390(5.71%) untouched conns; 72773 (nbr) score; Estimated worst slack/total negative slack: -0.875ns/-72.773ns; real time: 35 secs Level 3, iteration 2 14(0.00%) conflicts; 396(5.80%) untouched conns; 78266 (nbr) score; Estimated worst slack/total negative slack: -0.851ns/-78.266ns; real time: 35 secs Level 4, iteration 1 159(0.04%) conflicts; 0(0.00%) untouched conn; 77888 (nbr) score; Estimated worst slack/total negative slack: -0.820ns/-77.888ns; real time: 36 secs Level 4, iteration 2 96(0.03%) conflicts; 0(0.00%) untouched conn; 79625 (nbr) score; Estimated worst slack/total negative slack: -0.858ns/-79.626ns; real time: 37 secs Level 4, iteration 3 60(0.02%) conflicts; 0(0.00%) untouched conn; 135110 (nbr) score; Estimated worst slack/total negative slack: -1.012ns/-135.111ns; real time: 38 secs Level 4, iteration 4 32(0.01%) conflicts; 0(0.00%) untouched conn; 135110 (nbr) score; Estimated worst slack/total negative slack: -1.012ns/-135.111ns; real time: 38 secs Level 4, iteration 5 19(0.01%) conflicts; 0(0.00%) untouched conn; 151109 (nbr) score; Estimated worst slack/total negative slack: -1.192ns/-151.110ns; real time: 39 secs Level 4, iteration 6 17(0.00%) conflicts; 0(0.00%) untouched conn; 151109 (nbr) score; Estimated worst slack/total negative slack: -1.192ns/-151.110ns; real time: 39 secs Level 4, iteration 7 7(0.00%) conflicts; 0(0.00%) untouched conn; 166691 (nbr) score; Estimated worst slack/total negative slack: -1.423ns/-166.692ns; real time: 39 secs Level 4, iteration 8 8(0.00%) conflicts; 0(0.00%) untouched conn; 166691 (nbr) score; Estimated worst slack/total negative slack: -1.423ns/-166.692ns; real time: 39 secs Level 4, iteration 9 2(0.00%) conflicts; 0(0.00%) untouched conn; 150752 (nbr) score; Estimated worst slack/total negative slack: -1.186ns/-150.753ns; real time: 40 secs Level 4, iteration 10 3(0.00%) conflicts; 0(0.00%) untouched conn; 150752 (nbr) score; Estimated worst slack/total negative slack: -1.186ns/-150.753ns; real time: 40 secs Level 4, iteration 11 2(0.00%) conflicts; 0(0.00%) untouched conn; 166491 (nbr) score; Estimated worst slack/total negative slack: -1.423ns/-166.492ns; real time: 40 secs Level 4, iteration 12 0(0.00%) conflict; 0(0.00%) untouched conn; 166491 (nbr) score; Estimated worst slack/total negative slack: -1.423ns/-166.492ns; real time: 40 secs Level 4, iteration 13 0(0.00%) conflict; 0(0.00%) untouched conn; 150752 (nbr) score; Estimated worst slack/total negative slack: -1.186ns/-150.753ns; real time: 40 secs Start NBR section for performance tuning (iteration 1) at Mon Jun 02 07:47:37 UTC 2025 Level 4, iteration 1 6(0.00%) conflicts; 0(0.00%) untouched conn; 112402 (nbr) score; Estimated worst slack/total negative slack: -0.908ns/-112.403ns; real time: 41 secs Level 4, iteration 2 2(0.00%) conflicts; 0(0.00%) untouched conn; 132800 (nbr) score; Estimated worst slack/total negative slack: -1.302ns/-132.801ns; real time: 41 secs Start NBR section for re-routing at Mon Jun 02 07:47:38 UTC 2025 Level 4, iteration 1 0(0.00%) conflict; 0(0.00%) untouched conn; 150752 (nbr) score; Estimated worst slack/total negative slack: -1.186ns/-150.753ns; real time: 41 secs Start NBR section for post-routing at Mon Jun 02 07:47:38 UTC 2025 End NBR router with 0 unrouted connection NBR Summary ----------- Number of unrouted connections : 0 (0.00%) Number of connections with timing violations : 239 (3.50%) Estimated worst slack : -1.186ns Timing score : 1032953 ----------- Notes: The timing info is calculated for SETUP only and all PAR_ADJs are ignored. Total CPU time 21 secs Total REAL time: 44 secs Completely routed. End of route. 6827 routed (100.00%); 0 unrouted. Hold time timing score: 0, hold timing errors: 0 Timing score: 1032953 Dumping design to file Project_impl1.dir/5_1.ncd. PAR_SUMMARY::Run status = Completed PAR_SUMMARY::Number of unrouted conns = 0 PAR_SUMMARY::Worst slack> = -1.186 PAR_SUMMARY::Timing score> = 1032.953 PAR_SUMMARY::Worst slack> = 0.304 PAR_SUMMARY::Timing score> = 0.000 PAR_SUMMARY::Number of errors = 0 Total CPU time to completion: 22 secs Total REAL time to completion: 45 secs par done! Note: user must run 'Trace' for timing closure signoff. Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Exiting par with exit code 0 Exiting mpartrce with exit code 0 trce -f "Project_impl1.pt" -o "Project_impl1.twr" "Project_impl1.ncd" "Project_impl1.prf" trce: version Diamond (64-bit) 3.12.0.240.2 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Loading design for application trce from file Project_impl1.ncd. Design name: TOP_LEVEL NCD version: 3.3 Vendor: LATTICE Device: LCMXO2-7000HC Package: TQFP144 Performance: 4 Loading device for application trce from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. Package Status: Final Version 1.39. Performance Hardware Data Status: Final Version 34.4. Setup and Hold Report -------------------------------------------------------------------------------- Lattice TRACE Report - Setup, Version Diamond (64-bit) 3.12.0.240.2 Mon Jun 2 07:47:44 2025 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Report Information ------------------ Command line: trce -v 10 -gt -sethld -sp 4 -sphld m -o Project_impl1.twr Project_impl1.ncd Project_impl1.prf Design file: Project_impl1.ncd Preference file: Project_impl1.prf Device,speed: LCMXO2-7000HC,4 Report level: verbose report, limited to 10 items per preference -------------------------------------------------------------------------------- BLOCK ASYNCPATHS BLOCK RESETPATHS -------------------------------------------------------------------------------- Timing summary (Setup): --------------- Timing errors: 4096 Score: 1032953 Cumulative negative slack: 1032953 Constraints cover 1310597 paths, 1 nets, and 6571 connections (96.25% coverage) -------------------------------------------------------------------------------- Lattice TRACE Report - Hold, Version Diamond (64-bit) 3.12.0.240.2 Mon Jun 2 07:47:44 2025 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Report Information ------------------ Command line: trce -v 10 -gt -sethld -sp 4 -sphld m -o Project_impl1.twr Project_impl1.ncd Project_impl1.prf Design file: Project_impl1.ncd Preference file: Project_impl1.prf Device,speed: LCMXO2-7000HC,m Report level: verbose report, limited to 10 items per preference -------------------------------------------------------------------------------- BLOCK ASYNCPATHS BLOCK RESETPATHS -------------------------------------------------------------------------------- Timing summary (Hold): --------------- Timing errors: 0 Score: 0 Cumulative negative slack: 0 Constraints cover 1310597 paths, 1 nets, and 6571 connections (96.25% coverage) Timing summary (Setup and Hold): --------------- Timing errors: 4096 (setup), 0 (hold) Score: 1032953 (setup), 0 (hold) Cumulative negative slack: 1032953 (1032953+0) -------------------------------------------------------------------------------- -------------------------------------------------------------------------------- Total CPU Time: 0 secs Total REAL Time: 0 secs Peak Memory Usage: 159 MB Nothing is executed for the "PAR - PARTrace" process tmcheck -par "Project_impl1.par" bitgen -f "Project_impl1.t2b" -w "Project_impl1.ncd" "Project_impl1.prf" BITGEN: Bitstream Generator Diamond (64-bit) 3.12.0.240.2 Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved. Copyright (c) 1995 AT&T Corp. All rights reserved. Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved. Copyright (c) 2001 Agere Systems All rights reserved. Copyright (c) 2002-2020 Lattice Semiconductor Corporation, All rights reserved. Loading design for application Bitgen from file Project_impl1.ncd. Design name: TOP_LEVEL NCD version: 3.3 Vendor: LATTICE Device: LCMXO2-7000HC Package: TQFP144 Performance: 4 Loading device for application Bitgen from file 'xo2c7000.nph' in environment: /usr/local/diamond/3.12/ispfpga. Package Status: Final Version 1.39. Performance Hardware Data Status: Final Version 34.4. Running DRC. DRC detected 0 errors and 0 warnings. Reading Preference File from Project_impl1.prf. Preference Summary: +---------------------------------+---------------------------------+ | Preference | Current Setting | +---------------------------------+---------------------------------+ | RamCfg | Reset** | +---------------------------------+---------------------------------+ | MCCLK_FREQ | 2.08** | +---------------------------------+---------------------------------+ | CONFIG_SECURE | OFF** | +---------------------------------+---------------------------------+ | INBUF | ON** | +---------------------------------+---------------------------------+ | JTAG_PORT | ENABLE** | +---------------------------------+---------------------------------+ | SDM_PORT | DISABLE** | +---------------------------------+---------------------------------+ | SLAVE_SPI_PORT | DISABLE** | +---------------------------------+---------------------------------+ | MASTER_SPI_PORT | DISABLE** | +---------------------------------+---------------------------------+ | I2C_PORT | DISABLE** | +---------------------------------+---------------------------------+ | MUX_CONFIGURATION_PORTS | DISABLE** | +---------------------------------+---------------------------------+ | CONFIGURATION | CFG** | +---------------------------------+---------------------------------+ | COMPRESS_CONFIG | ON** | +---------------------------------+---------------------------------+ | MY_ASSP | OFF** | +---------------------------------+---------------------------------+ | ONE_TIME_PROGRAM | OFF** | +---------------------------------+---------------------------------+ | ENABLE_TRANSFR | DISABLE** | +---------------------------------+---------------------------------+ | SHAREDEBRINIT | DISABLE** | +---------------------------------+---------------------------------+ | BACKGROUND_RECONFIG | OFF** | +---------------------------------+---------------------------------+ * Default setting. ** The specified setting matches the default setting. Creating bit map... Bitstream Status: Final Version 1.95. Saving bit stream in "Project_impl1.bit". Total CPU Time: 2 secs Total REAL Time: 5 secs Peak Memory Usage: 430 MB RTNETLINK answers: File exists Lattice Diamond Deployment Tool 3.12 Command Line Loading Programmer Device Database... Generating SVF..... Reading Input File: build/Project_impl1.bit Output File: dist/bitstream.svf Generate Single SVF file: Start Device 1 LCMXO2-7000HC:SRAM Erase,Program,Verify Build SVF File Operation: Successful. Lattice Diamond Deployment Tool has exited successfully.